Part Number Hot Search : 
SK662 SF1111A 133DS 1N4001A 1EA103D DATAS GP1006 MC2836
Product Description
Full Text Search
 

To Download MC33661PEF Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  document number: mc33661 rev. 8.0, 4/2013 freescale semiconductor ? technical data freescale semiconductor, inc. reserves th e right to change the det ail specifications, as may be required, to permit improvements in the design of its products. ? freescale semiconductor, inc., 2006 - 2013. all rights reserved. local interconnect network (lin) enhanced physical interface with selectable slew- rate local interconnect network (lin) is a serial communication protocol designed to support autom otive networks in conjunction with controller area network (can). as the lowest le vel of a hierarchical network, lin enables cost-effective communica tion with sensors and actuators when all the features of can are not required. this device is powered by smartmos technology. the 33661 is a physical layer component dedicated to automotive lin sub-bus applications. it offers slew-rate selection for optimized operation at 10 kbps and 20 kbps, fast baud rate (above 100 kbps) for test and programming modes , excellent radiated emission performance, and safe behavior in th e event of lin bus short-to-ground or lin bus leakage during low power mode. the 33661 is compatible with li n protocol specification 2.0. features ? operational from v sup 6.0 v to 18 v dc, functional up to 27 v dc, and handles 40 v during load dump ? active bus waveshaping offering excellent radiated emission performance ?5.0 kv esd on lin bus pin ?30 k ? internal pull-up resistor ? lin bus short-to-ground or high leakage in sleep mode ?-18 v to +40 v dc voltage at lin pin ?8.0 ? a in sleep mode ? local and remote wake-up capability reported by inh and rxd pins ?5.0 v and 3.3 v compatible digital inputs without any external ? components required figure 1. 33661 simplified application diagram lin physical interface 33661 ordering information device (for tape and reel, add an r2 suffix) temperature range (t a ) package MC33661PEF - 40 to 125c 8 soicn ef suffix (pb-free) 98asb42564b 8-pin soicn rxd 33661 mcu txd en wake lin inh gnd vsup lin bus v pwr 5.0 v regulator 12 v v dd
analog integrated circuit device data ? 2 freescale semiconductor 33661 internal block diagram internal block diagram figure 2. 33661 simplifi ed internal block diagram control receiver inh control wake en rxd txd slope control gnd 20 ? a inh lin 30 k ? vsup
analog integrated circuit device data ? freescale semiconductor 3 33661 pin connections pin connections figure 3. 33661 8-soicn pin connections table 1. 33661 8-soicn pin definitions a functional description of each pin can be found in the functional pin description section beginning on page page 12 . pin pin name formal name definition 1 rxd data output mcu interface that reports the state of the lin bus voltage. 2 en enable control controls the operation mode of the interface. 3 wake wake input high-voltage input used to wake-up the device from sleep mode. 4 txd data input mcu interface to control the state of the lin output. 5 gnd ground device ground pin. 6 lin lin bus bidirectional pin that represents the si ngle-wire bus transmitter and receiver. 7 vsup power supply device power supply pin. 8 inh inhibit output this pin can have two main functions: controlling an external switchable voltage regulator having an inhibit input or driving a bus external resistor in the master node application. 1 2 3 4 5 6 7 8 rxd en wake txd inh vsup lin gnd
analog integrated circuit device data ? 4 freescale semiconductor 33661 electrical characteristics maximum ratings electrical characteristics maximum ratings table 2. maximum ratings all voltages are with respect to grou nd, unless otherwise noted. exceeding these ratings may cause a malfunction or permanent damage to the device. ratings symbol value unit electrical ratings power supply voltage continuous supply voltage transient voltage (load dump) v sup 27 40 v wake dc and transient voltage (through a 33 k ? serial resistor) v wake -18 to 40 v logic voltage (rxd, txd, en pins) v log - 0.3 to 5.5 v lin bus voltage dc voltage transient (coupled through 1.0 nf capacitor) v bus -18 to 40 -150 to 100 v inh voltage / current dc voltage dc current v inh i inh - 0.3 to v sup + 0.3 40 v ma esd voltage (1) human body model all pins lin pin with respect to ground machine model v esd1 v esd2 2000 5000 200 v thermal ratings operating temperature ambient junction t a t j - 40 to 125 - 40 to 150 ? c storage temperature t stg - 55 to 150 ? c thermal resistance, junction to ambient r ? ja 150 c/w peak package reflow temperature during reflow (2) , (3) t pprt note 3 c thermal shutdown temperature t shut 150 to 200 c thermal shutdown hysteresis temperature t hyst 8.0 to 20 c notes 1. e sd1 testing is performed in accor dance with the human body model (c zap = 100 pf, r zap = 1500 ? ), esd2 testing is performed in accordance with the machine model (c zap = 220 pf, r zap = 0 ? ). 2. pin soldering temperature limit is for 10 seconds maximum dura tion. not designed for immersion so ldering. exceeding these lim its may cause malfunction or permanent damage to the device. 3. freescale?s package reflow capability m eets pb-free requirements for jedec standard j-std-020c. for peak package reflow temperature and moisture sensitivity levels (msl), ? go to www.freescale.com, search by part number [e.g. remove pref ixes/suffixes and enter the core id to view all orderable parts . (i.e. mc33xxxd enter 33xxx), and review parametrics.
analog integrated circuit device data ? freescale semiconductor 5 33661 electrical characteristics static electrical characteristics static electrical characteristics table 3. static electric al characteristics characteristics noted under conditions 7.0 v ? v sup ? 18 v, - 40 ? c ? t a ? 125 ? c, gnd = 0 v, unless otherwise noted. typical values noted reflect the approximate parameter means at t a = 25 c under nominal conditions, unless otherwise noted. characteristic symbol min typ max unit vsup pin (device power supply) supply voltage nominal dc functional dc, t a ? 25 c v sup 7.0 6.0 13.5 ? 18.0 ? v supply current in sleep mode v sup ? 13.5 v, recessive state 13.5 v < v sup < 1.0 v v sup ? 13.5 v, dominant state or shorted to gnd i s1 i s2 i s3 ? ? ? 8.0 ? 300 12 200 ? ? a supply current in normal, slow, or fast mode bus recessive, excluding inh output current bus dominant, total bus load > 500 ? , excluding inh output current i s(rec) i s(dom) ? ? 4.0 6.0 6.0 8.0 ma rxd output pin (logic) low level output voltage i in ? 1.5 ma v ol 0.0 ? 0.9 v high level output voltage v en = 5.0 v, i out ? 250 ? a v en = 3.3 v, i out ? 250 ? a v oh 4.25 3.0 ? ? 5.25 3.5 v txd input pin (logic) low level input voltage v il ? ? 1.2 v high level input voltage v ih 2.5 ? ? v input threshold voltage hysteresis v inhyst 100 300 800 mv pull-up current source v en = 5.0 v, 1.0 v < v txd < 3.5 v i pu - 60 - 35 - 20 ? a en input pin (logic) low level input voltage v il ? ? 1.2 v high level input voltage v ih 2.5 ? ? v input voltage threshold hysteresis v inhyst 100 300 800 mv low level input current v in = 1.0 v i il 5.0 20 30 ? a high level input current v in = 4.0 v i ih ? 20 40 ? a
analog integrated circuit device data ? 6 freescale semiconductor 33661 electrical characteristics static electrical characteristics lin pin (voltage expressed versus v sup voltage) low level bus voltage (dominant state) external bus pull-up 500 ? v dom ? ? 1.4 v high level bus voltage (recessive state) txd high, i out = 1.0 ? a v rec v sup - 1.0 ? ? v internal pull-up resistor to vsup (normal mode) r pu 20 30 47 k ? internal pull-up current source (sleep mode) i pu ? 20 ? ? a overcurrent shutdown threshold i ov-cur 50 75 150 ma leakage current to gnd recessive state, 8.0 v ? v sup ? 18 v, 8.0 v ? v lin ? 18 v gnd disconnected, v gnd = v sup , v lin at - 18 v vsup disconnected, v lin at +18 v i leak 0 - 1.0 ? 3.0 ? 1.0 20 1.0 10 ? a ma ? a lin receiver, low level input voltage txd high, rxd low v linl 0.0 v sup ? 0.4 v sup v lin receiver, high level input voltage txd high, rxd high v linh 0.6 v sup ? v sup v lin receiver threshold center (v linh - v linl ) / 2 v linth 0.475 v sup 0.5 v sup 0.525 v sup v lin receiver input voltage hysteresis v linh - v linl v linhyst ? ? 0.175 v sup v lin wake-up threshold voltage v linwu ? 0.5 v sup ? v inh output pin driver on resistance (normal mode) inh on ? 35 70 ? leakage current (sleep mode) 0.0 v < v inh < v sup i leak 0 ? 5.0 ? a wake input pin typical wake-up threshold voltage (en = 0 v, 7.0 v ? v sup ? 18 v) (5) high-to-low transition low-to-high transition v wuth 0.3 v sup 0.4 v sup 0.43 v sup 0.55 v sup 0.55 v sup 0.65 v sup v wake-up threshold voltage hysteresis v wuhyst 0.1 v sup 0.16 v sup 0.2 v sup v wake input current v wake < 27 v i wu ? 1.0 5.0 ? a notes 4. this parameter is guaranteed by desi gn; however, it is not production tested. 5. when v sup > 18 v, the wake-up voltage thresholds remain identical to the wake-up thresholds at 18 v. table 3. static electrical characteristics (continued) characteristics noted under conditions 7.0 v ? v sup ? 18 v, - 40 ? c ? t a ? 125 ? c, gnd = 0 v, unles s otherwise noted. typical values noted reflect the approximate parameter means at t a = 25 c under nominal conditions, unless otherwise noted. characteristic symbol min typ max unit
analog integrated circuit device data ? freescale semiconductor 7 33661 electrical characteristics dynamic electrical characteristics dynamic electrical characteristics table 4. dynamic electri cal characteristics characteristics noted under conditions 7.0 v ? v sup ? 18 v, - 40 ? c ? t a ? 125 ? c, gnd = 0 v, unless otherwise noted. typical values noted reflect the approximate parameter means at t a = 25c under nominal conditions, unless otherwise noted. characteristic symbol min typ max unit lin output timing characteristics for normal mode dominant propagation delay time txd to lin (6) measurement threshold (50% txd to 58.1% v sup) measurement threshold (50% txd to 28.4% v sup) t dom ( min) t dom ( max ) ? ? ? ? 50 50 ? s recessive propagation delay time txd to lin (6) measurement threshold (50% txd to 42.2% v sup) measurement threshold (50% txd to 74.4% v sup) t rec ( min) t rec ( max ) ? ? ? ? 50 50 ? s propagation delay time symmetry t dom (min) to t rec ( max ) t dom (max) to t rec (min) d t 1 d t 2 - 10.44 - 10.44 ? ? 8.12 8.12 ? s lin output timing characteristics for slow mode dominant propagation delay time txd to lin (6) measurement threshold (50% txd to 61.6% v sup) measurement threshold (50% txd to 25.1% v sup) t dom ( min ) t dom ( max ) ? ? ? ? 100 100 ? s recessive propagation delay time txd to lin (6) measurement threshold (50% txd to 38.9% v sup) measurement threshold (50% txd to 77.8% v sup) t rec ( min ) t rec ( max ) ? ? ? ? 100 100 ? s propagation delay time symmetry t dom ( min ) to t rec ( max ) t dom ( max ) to t rec ( min ) d t 1s dt 2s - 21.88 - 21.88 ? ? 17.44 17.44 ? s lin output driver fast mode lin fast slew rate (programming mode) fast slew rate dv/dt fast ? 15 ? v/ ? s lin pin over-current shutdown delay time (7) t ov-delay ? 10 ? ? s lin receiver characteristics receiver dominant propagation delay time (8) lin low to rxd low t rl ? 3.5 6.0 ? s receiver recessive propagation delay time (8) lin high to rxd high t rh ? 3.5 6.0 ? s receiver propagation delay time symmetry t rl - t rh t r-sym - 2.0 ? 2.0 ? s notes 6. 7.0 v ? v sup ? 18 v. bus load r 0 and c 0 : 1.0 nf / 1.0 k ? , 6.8 nf / 660 ? , 10 nf / 500 ? . 7. this parameter is guaranteed by desi gn; however, it is not production tested. 8. measured between lin signal threshold v linl or v linh and 50% of rxd signal.
analog integrated circuit device data ? 8 freescale semiconductor 33661 electrical characteristics dynamic electrical characteristics sleep mode and wake-up timings en pin wake-up time (9) t lwue ? 5.0 15 ? s wake pin filter time (10) t wf 10 ? 70 ? s lin pin wake-up filter time (lin bus wake-up) (11) t wuf 40 70 120 ? s sleep mode delay time (12) en high-to-low t sd 50 ? ? ? s delay for inh turning off when device enters in sleep mode (16) , (17) en high-to-low and inh high-to-low t sd_inh ? ? 50 ? s delay time between en and txd for mode selection (13) , (14) t d_ms 5.0 ? ? ? s delay time between first txd after device mode selection (13) , (14) t d_com 50 ? ? ? s fast baud rate timing delay entering fast baud rate using toggle function (15) en low to en high t 1 ? ? 35 ? s delay on en pin resetting fast baud rate to previous baud rate (15) en low to en high t 2 ? ? 5.0 ? s notes 9. see figures 7 and 8 , 10 . 10. see figures 9 and 10 , 10 . 11. see figures 11 and 12 , 11 . 12. see figure 14 a , 11 . 13. see figures 7 through 12 , pp. 10? 11 . 14. this parameter is guaranteed by desi gn; however, it is not production tested. 15. see figure 13 , 11 . 16. no capacitor is connected to the inh pi n. measurement is done between the en high -to-low transition at 80% of inh voltage. 17. see figure 14 b , 11 . table 4. dynamic electrical characteristics (continued) characteristics noted under conditions 7.0 v ? v sup ? 18 v, - 40 ? c ? t a ? 125 ? c, gnd = 0 v, unless otherwise noted. typical values noted reflect the approximate parameter means at t a = 25c under nominal conditions, unless otherwise noted. characteristic symbol min typ max unit
analog integrated circuit device data ? freescale semiconductor 9 33661 electrical characteristics timing diagrams timing diagrams figure 4. normal mode bus timing characteristics figure 5. slow mode bus timing characteristics txd rxd lin v rec t dom (min) recessive state t rl t rh t dom (max) t rec (max) t rec (min) 40% v sup 60% v sup 58.1% v sup 28.4% v sup 74.4% v sup 42.2% v sup dominant state v dom txd rxd lin v rec t dom (min) recessive state t rl t rh t dom (max) t rec (max) t rec (min) 40% v sup 60% v sup 61.6% v sup 25.1% v sup 77.8% v sup 38.9% v sup dominant state v dom
analog integrated circuit device data ? 10 freescale semiconductor 33661 electrical characteristics functional diagrams figure 6. test circui t for timing measurements functional diagrams figure 7. en pin wake-up and normal baud rate selection (1.0 kbps to 20 kbps) figure 8. en pin wake-up and slow baud rate selection (1.0 kbps to 10 kbps) figure 9. wake pin wake-up and normal baud rate selection (1.0 kbps to 20 kbps) figure 10. wake pin wake-up and slow baud rate selection (1.0 kbps to 10 kbps) lin gnd c 0 r 0 v sup v sup note r 0 and c 0 : 1.0 k ? /1.0 nf, 660 ? /6.8 nf, and 500 ? /10 nf. txd rxd txd inh en t d_ms t d_com lin t lwue rxd (high z) txd inh en t d_ms t d_com lin t lwue (high z) rxd wake t wf txd inh en t d_ms t d_com lin rxd (high z) wake t wf txd inh en t d_ms t d_com lin (high z) rxd
analog integrated circuit device data ? freescale semiconductor 11 33661 electrical characteristics functional diagrams figure 11. lin bus wake-up and normal baud rate selection (1.0 kbps to 20 kbps) figure 12. lin bus wake-up and slow baud rate selection (1.0 kbps to 10 kbps) figure 13. fast baud rate selection (toggle function) figure 14. sleep mode enter txd inh en wake-up frame t d_ms t d_com lin 0.4 v sup t wuf rxd (high z) txd inh en wake-up frame t d_ms t d_com lin 0.4 v sup t wuf (high z) rxd txd en t 1 (35 ? s) en reset to previous baud rate toggle en = low and txd = high en = high and txd = high t 2 (5.0 ? s) txd en t sd sleep mode preparation to sleep mode device in communication mode inh en t sd_inh sleep mode preparation to sleep mode normal or slow mode figure 14a figure 14b
analog integrated circuit device data ? 12 freescale semiconductor 33661 functional description introduction functional description introduction the 33661 is a physical layer component dedicated to automotive lin sub-bus applications. the 33661 features include slew rate selection for optimized operation at 10 kbps and 20 kbps, fast baud rate for test and programming modes, excellent radiated emission performance, and safe behavior in case of lin bus short-to- ground or lin bus leakage during low power mode. digital inputs are 5.0 v and 3.3 v compatible without any external component required. the inh output may be used to control an external voltage regulator or to drive a lin bus pull-up resistor. functional pin description power supply pin (vsup) the vsup supply pin is the power supply pin for the 33661. the pin is connected to a battery through a serial diode for reverse battery protection. the dc operating voltage is from 7.0 v to 27 v. this pin sustains standard automotive voltage conditions such as 27 v dc during jump- start conditions and 40 v during load dump. supply current in the sleep mode is typically 8.0 ? a. ground pin (gnd) in case of a ground disconnection at the module level, the 33661 does not have significant current consumption on the lin bus pin when in the recessive state. (less than 100 a is sourced from lin bus pin, which creates 100 mv drop voltage from the 1.0 k ? lin bus pull-up resistor.) lin bus pin (lin) this i/o pin represents the single-wire bus transmitter and receiver. transmitter characteristics the lin driver is a low-side mosfet with internal overcurrent thermal shutdown. an internal pullup resistor with a serial diode structure is int egrated so no external pullup components are required for the application in a slave node. an additional pullup resistor of 1.0 k ? must be added when the device is used in the master node. voltage can go from - 18 v to 40 v without current other than the pull-up resistance. the lin pin exhibits no reverse current from the lin bus line to vsup, even in the event of gnd shift or v pwr disconnection. the transmitter has two slew rate selections: 20 kbps (normal slew rate) and 10 kbps (slow slew rate). the slow slew rate can be used to improve radiated emissions. receiver characteristics the receiver thresholds are ratiometric with the device supply pin. data input pin (txd) the txd input pin is the mcu in terface to control the state of the lin output. when txd is low, lin output is low; when txd is high, the lin output transistor is turned off. the threshold is 3.3 v and 5.0 v compatible. the baud rate selection (normal or slow mode) is done at device wake-up by the state of the txd pin prior to a high level at the en pin (see figures 7 through 12 ). data output pin (rxd) the rxd output pin is the m cu interface, which reports the state of the lin bus volt age. lin high (recessive) is reported by a high-voltage on rxd; lin low (dominant) is reported by a low-voltage on rxd. the rxd output structure is a cmos-type push- pull output stage. the low level is fixed. the high level is dependant on the en voltage. if en is set at 3.3 v, rxd v oh is 3.3 v. if en is set at 5.0 v, rxd v oh is 5.0 v. in the sleep mode, rxd is high impedance. when a wake- up event is recognized from wake pin or from the lin bus pin, rxd is pulled low to report the wake-up event. an external pull-up resistor may be needed. enable input pin (en) the en input pin controls the operation mode of the interface. if en = 1, the interface is in normal mode, with transmission path from txd to lin and from lin to rxd both active. the threshold is 3.3 v and 5.0 v compatible. the high level at en defines the v oh at rxd. the sleep mode is entered by setting en low while txd is high. sleep mode is active after the t sd filter time (see figure 14 ). inhibit output pin (inh) the inh output pin may have two main functions. it may be used to control an external switchable voltage regulator having an inhibit input. the high drive capability also allows it to drive the bus external re sistor in the master node application. this is illustrated in figures 18 and 19 . in sleep mode, inh is turned off. if a voltage regulator inhibit input is connected to inh, the regulator will be disabled. if the master node pull-up resistor is connected to inh, the pull-up resistor will be disabled from the lin bus.
analog integrated circuit device data ? freescale semiconductor 13 33661 functional description functional pin description wake input pin (wake) the wake pin is a high-voltage input used to wake-up the device from the sleep mode. wake is usually connected to an external switch in the application. the typical wake thresholds are v sup / 2. the wake pin has a special des ign structure and allows wake-up from both high-to-low or low-to-high transitions. when entering into sleep mode, the lin monitors the state of the wake pin and stores it as a reference state. the opposite state of this reference stat e will be the wake-up event used by the device to enter again into normal mode. an internal filter is implemented (40 ? s typical filtering time delay). wake pin input structur e exhibits a high-impedance, with extremely low input current when voltage at this pin is below 14 v. when voltage at the wake pin exceeds 14 v, input current starts to sink into the device. a serial resistor should be inserted in order to limit the input current mainly during transient pulses. recommended resistor value is 33 k ? . important the wake pin should not be left open. if the wake-up function is not used, wake should be connected to ground to avoid false wake-up.
analog integrated circuit device data ? 14 freescale semiconductor 33661 functional device operation operational modes functional device operation operational modes as described in the following, and as depicted in figure 15 and table 5 , the 33661 has two operational modes, normal and sleep. normal mode may be adjusted to improve radiated emissions by changing the slew rate of the lin bus output to fast or slow mode. in addition, there are two transitional modes: awake mode, which allows the device to go in normal or slow mode, and wait slow mode, which is a temporary state before the device enters the slow mode. normal mode in the normal mode, the 33661 has slew rate and timing compatible with the lin protocol specification, and operates from 1.0 kbps to 20 kbps. this mode is selected after sleep mode by setting the txd pin high prior to setting en from low to high. once normal mode is selected, it is impossible to select the slow mode unless the 33661 is set into sleep mode. slow mode in the slow mode, the slew rate is around half the normal slew rate, and bus speed operation ranges from 1.0 kbps to 10 kbps. the radiated emission is significantly reduced compared to the already exce llent emission level of the normal mode. slow mode is entered after sleep mode by setting the txd pin low prior to setting en from low to high. once the slow mode is selected, it is impossible to select the normal mode unless the device is set to sleep mode. fast mode in the fast mode, the slew rate is around 10 times faster than the normal mode. this allows very fast data transmission (> 100 kbps) ? for instance, for electronic control unit (ecu) tests and microcontroller program download. the bus pull-up resistor might be reduced to ensure a correct rc time constant in line with the high baud rate used. fast mode can be selected from either normal or slow mode. fast mode is entered vi a a special sequence (called toggle function) as follows: txd and en pins set low, then txd pulled high, and at the en pin low-to-high transition, the device enters into the fast baud rate. the duration of this sequence must be less than 35 s. the toggle function is described in figure 13 . once in the fast mode, two different procedures will bring the dev ice back to the previously selected mode (normal or slow): ? the toggle function already described. ? a glitch on en where t 2 < 5.0 s also resets the device to the previously selected mode (normal or slow) ( figure 13 ). sleep mode in the sleep mode, the transmission path is disabled and the 33661 is in low power mo de. supply current from v sup is very low. wake-up can occur from lin bus activity from node internal wake-up through the en pin and from the wake input pin. in the sleep mode, the 33661 has an internal 20 ? a pull- up source to vsup. this avoids the high current path from the battery to ground in the event the bus is shorted to ground. (refer to succeeding paragraphs describing wake- up behavior.) device power-up (awake transitional mode) at power-up (v sup rises from zero), the 33661 automatically switches to the awake transitional mode. it switches the inh pin to high st ate and rxd to low state. the mcu of the application will then confirm normal or slow mode by setting the txd and en pins appropriately. device wake-up events the 33661 can be awakened from sleep mode by three wake-up events: ? remote wake-up via lin bus activity ? internal node wake-up via the en pin ? toggling the wake pin remote wake from lin bus (awake transitional mode) the lin bus wake-up is reco gnized by a recessive-to- dominant transition, followed by a dominant level with a duration greater than 70 ? s, followed by a dominant-to- recessive transition. this is illustrated in figures 11 and 12 . once the wake-up is detected, the 33661 enters the awake transitional mode, with inh high and rxd pulled low. wake-up from intern al node activity (normal or wait slow mode) the 33661 can wake-up by internal node activity through a low-to-high transition of the en pin. when en is switched from low-to-high, the device is awakened and enters either the normal or the wait slow tr ansitional mode depending on the level of txd input. the mcu must set the txd pin low or high prior to waking up the device through the en pin. wake-up from wake pin (awake transitional mode) if the wake input pin is t oggled, the 336 61 enters the awake transitional mode, with inh high and rxd pulled low.
analog integrated circuit device data ? freescale semiconductor 15 33661 functional device operation operational modes figure 15. operational and tr ansitional modes state diagram table 5. explanation of operational and transitional modes state diagram operational/ transitional lin inh en txd rxd sleep mode recessive state, driver off. 20 ? a pull-up current source. low low x high-impedance. high if external pull-up to v dd. awake recessive state, driver off. 30 k ? pull-up active. high low x low. if external pull-up, high-to- low transition reports wake-up. normal mode driver active. 30 k ? pull-up active. slew rate normal (20 kbps). high high high to enter normal mode. once in normal mode: low to drive lin bus in dominant, high to drive lin bus in recessive. report lin bus level: ? ? low lin bus dominant ? ? high lin bus recessive wait slow recessive state. driver off. 30 k ? pull-up active. high high low high slow driver active. 30 k ? pull-up active. slew rate slow (10 kbps). high high low to enter slow mode. once in slow mode: low to drive lin bus in dominant, high to drive lin bus in recessive. report lin bus level: ? ? low lin bus dominant ? ? high lin bus recessive fast driver active. 30 k ? pull-up active. slew rate fast (>100 kbps). high high low to drive lin bus in dominant, high to drive lin bus in recessive. report lin bus level: ? ? low lin bus dominant ? ? high lin bus recessive x = don?t care. power-up sleep awake wait slow normal fast txd high and en low > t 1 ( 35 ? s) txd high and en low to lin bus or wake pin txd high and en low to high txd low and en low to high txd low and en txd high and en low > t 1 (35 ? s) txd high en low for t 2 < 5.0 ? s, then high wake-up low to high toggle function en low for t 2 < 5.0 ? s, toggle function then high en low for t 2 < 5.0 ? s, then high en low for t 2 < 5.0 ? s, then high note refer to table 5 for explanation. high (10 x) fast (10 x) 1.0 to 20 kbps slow 1.0 to 10 kbps
analog integrated circuit device data ? 16 freescale semiconductor 33661 functional device operation operational modes electromagnetic compatibility radiated emission in normal and slow modes the 33661 has been tested for radiated emission performances. figures 16 and 17 show the results in the frequency range 100 khz to 2.0 mhz. test conditions are in accordance with cispr25 recommendations, bus length of 1.5 meters, device loaded with 10 nf and 500 ? bus impedance. figure 16 displays the results when the device is set in the normal mode, optimized for baud rate up to 20 kbps. figure 17 displays the results when the device is set in the slow mode, optimized for baud rate up to 10 kbps. the level of emissions is significantly reduced compared to the already excellent level of the normal mode. figure 16. radiated emission in normal mode figure 17. radiated emission in slow mode
analog integrated circuit device data ? freescale semiconductor 17 33661 typical applications typical applications the 33661 can be configured in several applications. figures 18 and 19 show master and slave node applications. an additional pull-up resistor of 1.0 k ? in series with a diode must be added when the device is used in the master node. figure 18. master node typical application figure 19. slave node typical application control receiver inh control wake en rxd txd slope control gnd 20 ? a inh lin 30 k ? vsup 33661 lin bus 1.0 k ? master node pull-up * * optional i/o rxd txd v pwr mcu v dd 12 v 5.0 v regulator > 33 k ? external switch v dd v dd control receiver inh control wake en rxd txd slope control gnd 20 ? a inh lin 30 k ? v sup 33661 lin bus v dd * * optional i/o rxd txd v pwr mcu > 33 k ? external switch v dd inh v dd 5.0 v 12 v regulator
analog integrated circuit device data ? 18 freescale semiconductor 33661 packaging package dimensions packaging package dimensions important for the most current revision of the package, visit www.freescale.com and do a keyword search on the 98asb42564b drawing number below. dimensions shown are provided for reference only. ef suffix (pb-free) 8-pin soic narrow body 98asb42564b issue v
analog integrated circuit device data ? freescale semiconductor 19 33661 packaging package dimensions ef suffix (pb-free) 8-pin soic narrow body 98asb42564b issue v
analog integrated circuit device data ? 20 freescale semiconductor 33661 reference documents package dimensions reference documents table 6. reference documents title literature number local interconnect network (lin) physical in terface: difference between mc33399 and mc33661 eb215
analog integrated circuit device data ? freescale semiconductor 21 33661 revision history revision history revision date description of changes 5.0 10/2006 ? implemented revision history page ? updated the freescale format and style ? added mcz33661ef/r2 to the part number ordering information 6.0 11/2006 ? removed peak package reflow temperature during reflow (solder reflow) parameter from maximum ratings 4 . added note with instructions from www.freescale.com . 7.0 2/2012 ? updated freescale format and package drawing. no content was altered. ? updated ordering information. removed mc33661d/r2 and mcz33662ef/r2, and replaced with MC33661PEF/r2. 4/2012 ? corrected the definition of lin ? updated freescale form and style 8.0 4/2013 ? change t stg to -55 to 150 ? revised back page. updated document properti es. added smartmos sentence to first paragraph.
document number: mc33661 rev. 8.0 4/2013 information in this document is provided solely to enable sys tem and software implementers to use freescale products. there are no express or implied copyright licenses granted her eunder to design or fabricate any integrated circuits on the information in this document. freescale reserves the right to make changes without fu rther notice to any products herein. freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. ?typical? parameters that may be provided in freescale data sheets and/or s pecifications can and do vary in diff erent applications, and actual performance may vary over time. all operating parameters, including ?typicals,? must be validated for each customer application by customer?s technical experts. freescale does not convey any license under its patent rights nor the rights of others. freescale sells products pursuant to standard terms and conditi ons of sale, which can be found at the following address: http://www.reg.net/v2/webservices/fr eescale/docs/termsandconditions.htm freescale and the freescale logo, are trademarks of freescale semiconductor, inc., reg. u.s. pat. & tm. off. smartmos is a trademark of freescale semiconductor, inc. a ll other product or service names are the property of their respective owners. ? 2013 freescale semiconductor, inc. how to reach us: home page: freescale.com web support: freescale.com/support


▲Up To Search▲   

 
Price & Availability of MC33661PEF

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X